| ı | $^{-}$ |  |
|---|--------|--|
| ı | 4      |  |

## Enrollment No.....



## Faculty of Science End Sem (Even) Examination May-2018

## CA3CO06 Computer Architecture

Programme: BCA Branch/Specialisation: Computer Application

Duration: 3 Hrs. Maximum Marks: 60

| Note  | : All q | uestions | are  | compulsory.     | Internal   | choices,   | if | any, | are | indicated. | Answers | of |
|-------|---------|----------|------|-----------------|------------|------------|----|------|-----|------------|---------|----|
| Q.1 ( | MCQs    | ) should | be v | written in full | instead of | of only a, | b, | c or | d.  |            |         |    |

| Q.1 | i.    | Which bus is bidirectional?                       |                          |                 | 1  |  |
|-----|-------|---------------------------------------------------|--------------------------|-----------------|----|--|
|     |       | (a) Address bus (                                 | (b) Control bus          |                 |    |  |
|     |       | (c) Data bus (                                    | (d) None of these        |                 |    |  |
|     | ii.   | Memory is an integral part of a                   | a system                 |                 | 1  |  |
|     |       | (a) Supercomputer (                               | (b) Microcomputer        |                 |    |  |
|     |       | (c) Mini computer (                               | (d) Mainframe compu      | ter             |    |  |
|     | iii.  | Which is not an operand?                          |                          |                 | 1  |  |
|     |       | (a) Variable (b) Register (                       | (c) Memory location      | (d) Assembler   |    |  |
|     | iv.   | Which is not part of the execut                   | tion unit (EU)?          |                 | 1  |  |
|     |       | (a) Arithmetic logic unit (ALU                    | J)                       | (b) Clock       |    |  |
|     |       | (c) General registers                             |                          | (d) Flags       |    |  |
|     | v.    | The bus controller device                         | e decodes the signals    | to produce the  | 1  |  |
|     |       | control bus signal                                |                          |                 |    |  |
|     |       | (a) Internal (b) Data (                           | (c) External             | (d) Address     |    |  |
|     | vi.   | of data transfer?                                 | 1                        |                 |    |  |
|     |       | (a) Software interrupts (                         | (b) Interrupt-driven I/O | O               |    |  |
|     |       | (c) Polled I/O (                                  | (d) Direct memory acc    | cess (DMA)      |    |  |
|     | vii.  | vii. The intel 8086 microprocessor is a processor |                          |                 |    |  |
|     |       | (a) 8 bit (b) 16 bit (                            | (c) 32 bit               | (d) 4 bit       |    |  |
|     | viii. | Which of the following is                         | not an 8086/8088         | general-purpose | 1  |  |
|     |       | register?                                         |                          |                 |    |  |
|     |       | (a) Code segment (CS) (                           | (b) Data segment (DS)    | )               |    |  |
|     |       | (c) Stack segment (SS) (                          | (d) Address segment (    | (AS)            |    |  |
|     | ix.   | Access time is faster for                         | ·                        |                 | 1  |  |
|     |       | (a) ROM (b) SRAM (                                | (c) DRAM                 | (d) ERAM        |    |  |
|     |       |                                                   |                          | P.T.            | O. |  |

|     | х.   | Status register is also called as                       |                                                                                            |   |  |
|-----|------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|---|--|
|     |      | (a) Accumulator                                         | (b) Stack                                                                                  |   |  |
|     |      | (c) Counter                                             | (d) Flags                                                                                  |   |  |
| Q.2 | i.   | What is instruction cycle and                           | d its phases?                                                                              | 2 |  |
|     | ii.  | Describe any three different                            | arithmetic instructions with example.                                                      | 3 |  |
|     | iii. | Explain the components of diagram.                      | computer system with the help of neat                                                      | 5 |  |
| OR  | iv.  | -                                                       | tet architectures in RISC and CISC ruction set, addressing modes, register a rate and CPI. | 5 |  |
| Q.3 | i.   | Write short note on reginarithmetic operations.         | ster configuration for floating-point                                                      | 4 |  |
|     | ii.  | -                                                       | division of two fixed point binary                                                         | 6 |  |
|     |      | numbers in signed magnitud                              | -                                                                                          |   |  |
| OR  | iii. | Explain with an example complement system for deci      | the procedure for the signed 2's mal numbers.                                              | 6 |  |
| Q.4 | i.   | Write the brief note on bus of                          | organization of basic computer system.                                                     | 3 |  |
|     | ii.  | What is control unit? Expl                              | lain its functions. Explain how micro                                                      | 7 |  |
|     |      | Programmed control unit is                              | different from hardwired control unit.                                                     |   |  |
| OR  | iii. | How transfer of data from Odevices are carried out? Exp | CPU to an interface and then to an I/O lain with block diagram.                            | 7 |  |
| Q.5 | i.   | Enlist the addressing modes                             | of 8086 micro processors.                                                                  | 3 |  |
|     | ii.  | Write an assembly langua numbers.                       | age program to subtract two 16 bit                                                         | 7 |  |
| OR  | iii. | Draw and explain the pin dia                            | agram of 8086 micro processor.                                                             | 7 |  |
| Q.6 |      | Write short note on : (Any tw                           | wo)                                                                                        |   |  |
|     | i.   | Memory hierarchy                                        |                                                                                            | 5 |  |
|     | ii.  | Auxiliary memory                                        |                                                                                            | 5 |  |
|     | iii. | Associative memory                                      |                                                                                            | 5 |  |

\*\*\*\*\*

## Marking Scheme CA3CO06 Computer Architecture

| Q.1 | i.    | Which bus is bidirectional?                           |                   | 1 |
|-----|-------|-------------------------------------------------------|-------------------|---|
|     |       | (c) Data bus                                          |                   |   |
|     | ii.   | Memory is an integral part of a system                |                   | 1 |
|     |       | (b) Microcomputer                                     |                   |   |
|     | iii.  | Which is not an operand?                              |                   | 1 |
|     |       | (d) Assembler                                         |                   |   |
|     | iv.   | Which is not part of the execution unit (EU)?         |                   | 1 |
|     |       | (b) Clock                                             |                   |   |
|     | v.    | The bus controller device decodes the signals to      | produce the       | 1 |
|     |       | control bus signal                                    |                   |   |
|     |       | (c) External                                          |                   |   |
|     | vi.   | Which method bypasses the CPU for certain types o     | f data transfer?  | 1 |
|     |       | (d) Direct memory access (DMA)                        |                   |   |
|     | vii.  | The intel 8086 microprocessor is a process            | or                | 1 |
|     |       | (b) 16 bit                                            |                   |   |
|     | viii. | Which of the following is not an 8086/8088 general-   | purpose register? | 1 |
|     |       | (d) Address segment (AS)                              |                   |   |
|     | ix.   | Access time is faster for                             |                   | 1 |
|     |       | (b) SRAM                                              |                   |   |
|     | х.    | Status register is also called as                     |                   | 1 |
|     |       | (d) Flags                                             |                   |   |
| Q.2 | i.    | Definition-instruction cycle                          | 1 mark            | 2 |
|     |       | Its phases                                            | 1 mark            |   |
|     | ii.   | Description of arithmetic instructions with example   |                   | 3 |
|     |       | 1 mark for each                                       | (1 mark * 3)      |   |
|     | iii.  | Explanation for components of computer system         | 3 marks           | 5 |
|     |       | Neat diagram                                          | 2 marks           |   |
| OR  | iv.   | Comparison of RISC and CISC processors in terms       |                   | 5 |
|     |       | addressing modes, register files and cache design, cl |                   |   |
|     |       | 1 mark for each point                                 | (1 mark * 5)      |   |
|     |       | <b>f</b>                                              | ·                 |   |

| Q.3 | i.                                                                | Short note on register configuration for floating-point operations | arithmetic | 4 |  |  |  |  |
|-----|-------------------------------------------------------------------|--------------------------------------------------------------------|------------|---|--|--|--|--|
|     |                                                                   | Description                                                        | 3 marks    |   |  |  |  |  |
|     |                                                                   | Example                                                            | 1 mark     |   |  |  |  |  |
|     | ii.                                                               | Algorithm                                                          |            | 6 |  |  |  |  |
| OR  | iii.                                                              | Explanation of procedure                                           | 4 marks    | 6 |  |  |  |  |
|     |                                                                   | Example-                                                           | 2 marks    |   |  |  |  |  |
| Q.4 | i.                                                                | Detail of bus organization                                         | 1.5 marks  | 3 |  |  |  |  |
|     |                                                                   | Diagram                                                            | 1.5 marks  |   |  |  |  |  |
|     | ii.                                                               | Control unit                                                       | 2 marks    | 7 |  |  |  |  |
|     |                                                                   | its functions                                                      | 2 marks    |   |  |  |  |  |
|     |                                                                   | Difference b/w micro Programmed control unit and hardwired control |            |   |  |  |  |  |
|     |                                                                   | unit                                                               | 3 marks    |   |  |  |  |  |
| OR  | iii.                                                              | Explanation                                                        | 4 marks    | 7 |  |  |  |  |
|     |                                                                   | Block diagram                                                      | 3 marks    |   |  |  |  |  |
| Q.5 | i.                                                                | Addressing modes of 8086 micro processors                          |            | 3 |  |  |  |  |
|     |                                                                   | min. 3 modes (1 mark                                               | (* 3)      |   |  |  |  |  |
|     | ii.                                                               | Assembly language program to substract two 16 bit numbers 7        |            |   |  |  |  |  |
|     |                                                                   | Logic                                                              | 3 marks    |   |  |  |  |  |
|     |                                                                   | Steps-                                                             | 4 marks    |   |  |  |  |  |
| OR  | iii. Draw and explanation of pin diagram of 8086 micro processor. |                                                                    |            |   |  |  |  |  |
|     |                                                                   | Diagram                                                            | 3 marks    |   |  |  |  |  |
|     |                                                                   | Explanation                                                        | 4 marks    |   |  |  |  |  |
| Q.6 |                                                                   | Write short note on: (Any two)                                     |            |   |  |  |  |  |
|     | i.                                                                | Memory hierarchy                                                   |            | 5 |  |  |  |  |
|     | ii.                                                               | Auxiliary memory                                                   |            | 5 |  |  |  |  |
|     | iii.                                                              | Associative memory                                                 |            | 5 |  |  |  |  |
|     | 111.                                                              | 1 1000clative memory                                               |            | J |  |  |  |  |

\*\*\*\*\*